untitled

Similar documents
Agilent U7238A MIPI D-PHY Infiniium Data Sheet エンベディッド D-PHY データ リンクの検証とデバッグ Agilent U7238A MIPI D-PHY Infiniium D-PHY CSI DSI D-PHY U7238A MIPI D-PHY

LT 低コスト、シャットダウン機能付き デュアルおよびトリプル300MHz 電流帰還アンプ

ADC121S Bit, ksps, Diff Input, Micro Pwr Sampling ADC (jp)

LM837 Low Noise Quad Operational Amplifier (jp)

非圧縮の1080p60ビデオをサポートする3Gbps SDIコネクティビティ・ソリューション

Version1.5

LMC6022 Low Power CMOS Dual Operational Amplifier (jp)

OPA134/2134/4134('98.03)

R1RW0408D シリーズ

Copyright 2006 KDDI Corporation. All Rights Reserved page1

LM193/LM293/LM393/LM 回路入り低動作電圧低オフセット電圧コンパレータ

DS90LV011A 3V LVDS 1 回路入り高速差動出力ドライバ

LMC6082 Precision CMOS Dual Operational Amplifier (jp)

ADC082S021 2 Channel, 50 ksps to 200 ksps, 8-Bit A/D Converter (jp)

LTC ビット、200ksps シリアル・サンプリングADC

untitled

Version1.4

DDR3 SDRAMメモリ・インタフェースのレベリング手法の活用

R1RP0416D シリーズ

LMC7101/101Q Tiny Low Pwr Op Amp w/Rail-to-Rail Input and Output (jp)

Xpand! Plug-In Guide

X-Form Plug-in Guide

LM6172 デュアル高速低消費電力、低歪み電圧帰還アンプ

DS90LV V or 5V LVDS Driver/Receiver (jp)

Power-over-Ethernetアプリケーション向け電源の設計

平均電流制限(ACL)によるハーフブリッジ入力コンデンサ中点の平衡化

R1RW0416DI シリーズ

LM3886

LTC 自己給電絶縁型コンパレータ

DAC121S101/DAC121S101Q 12-Bit Micro Power, RRO Digital-to-Analog Converter (jp)

untitled

DL1720/DL1740ディジタルオシロスコープユーザーズマニュアル

WT3000 プレシジョンパワーアナライザ ユーザーズマニュアル

LM358

ADC78H90 8-Channel, 500 kSPS, 12-Bit A/D Converter (jp)

DS90LV047A

untitled

R1LV0416Dシリーズ データシート

ディスクリート型レギュレータと集積型パワー・モジュールのメリットの比較

Plastic Package (Note 12) Note 1: ( ) Top View Order Number T or TF See NS Package Number TA11B for Staggered Lead Non-Isolated Package or TF11B for S

PowerCore 01 Manual


ABSOLUTE MAXIMUM RATINGS Supply Voltage,...-.5V to 5.V Input Voltage (LVDS, TTL)...-.5V to ( +.5V) Output Voltage (LVDS)...-.5V to ( +.5V) Continuous

基準電圧源の選択における基本事項

AD_Vol42_No1_J1

R1LV1616H-I シリーズ

時間インタリーブ方式ADCシステム向け高精度クロックの生成

LM3876

Stratix IIIデバイスの外部メモリ・インタフェース

Microsoft Word - PIVマニュアル.doc

TOS7200 CD-ROM DUT PC 1.0X p.15 NEMA Vac/10 A [85-AA-0003] m : CEE7/7 : 250Vac/10 A [85-AA-0005] : GB1002 : 250Vac/10A [ ] 2016

LM7171 高速、高出力電流、電圧帰還型オペアンプ

AD8212: 高電圧の電流シャント・モニタ

デザインパフォーマンス向上のためのHDLコーディング法

LMV851/LMV852/LMV854 8 MHz Low Power CMOS, EMI Hardened Operational Amplifi(jp)

ベース0516.indd

Autodesk Fusion 360 Autodesk Fusion 360 Honda 3D Fusion 360 CAD Honda EV Autodesk Fusion 360 Honda D 3D Web Rinkak 3D 2016 Honda 3D CEATEC JAPAN

ABSOLUTE MAXIMUM RATINGS Supply Voltage ( )...+6V All Other Pins V to ( + 0.3V) Duration of Output Short Circuit to _ or...continuous Continuous

HardCopy IIIデバイスの外部メモリ・インタフェース

 

mbed祭りMar2016_プルアップ.key

HN58X2402SFPIAG/HN58X2404SFPIAG

DS90CP Gbps 4x4 LVDS Crosspoint Switch (jp)

SonicWALL SSL-VPN 4000 導入ガイド

Copyright SATO International All rights reserved. This software is based in part on the work of the Independen

XC9500 ISP CPLD JTAG Port 3 JTAG Controller In-System Programming Controller 8 36 Function Block Macrocells to 8 /GCK /GSR /GTS 3 2 or 4 Blocks FastCO

Keysight Technologies マルチ・プロトコル & ロジック・アナライザ

LM Channel 42-Bit Color Scanner Analog Front End (jp)

R1RP0416DIシリーズデータシート

Łñ“’‘‚2004


プリント


SVO-03-MIPIハードウェア仕様書

TM-m30 詳細取扱説明書

Fabrik R Manual

Microsoft Word - HowToSetupVault_mod.doc

MAX DS J

JA.qxd

TM-m30 詳細取扱説明書

TH-47LFX60 / TH-47LFX6N

LTC 単一5VAppleTalk トランシーバ

untitled

TM-m30 詳細取扱説明書

Cyclone IIIデバイスのI/O機能

LM5 & LM5D Manual

mobicom.dvi

General Purpose, Low Voltage, Rail-to-Rail Output Operational Amplifiers 324 V LM LMV321( )/LMV358( )/LMV324( ) General Purpose, Low Voltage, Rail-to-

Adobe Acrobat DC 製品比較表

5 2 5 Stratix IV PLL 2 CMU PLL 1 ALTGX MegaWizard Plug-In Manager Reconfig Alt PLL CMU PLL Channel and TX PLL select/reconfig CMU PLL reconfiguration

TK-S686_S686WP

MLA8取扱説明書

Keysight Technologies スイッチング電源の測定

untitled

Title

HA1631S01/02/03/04シリーズ データシート

OPA277/2277/4277 (2000.1)

TOEIC(R) Newsletter

相続支払い対策ポイント

150423HC相続資産圧縮対策のポイント

Transcription:

LeCroy Corporation 700 Chestnut Ridge Road Chestnut Ridge, NY, 10977 6499 Tel: (845) 578 6020, Fax: (845) 578 5985 Internet: www.lecroy.com 2010 by LeCroy Corporation. All rights reserved. LeCroy and other product or brand names are trademarks or requested trademarks of their respective holders. Information in this publication supersedes all earlier versions. Specifications are subject to change without notice. 918800 RevA

MIPI D-PHY...1 MIPI D-PHY...1 MIPI D-PHY...1 Enable...1 Show Decode...2 Setup Acquisition...3 MIPI D-PHY Mode...3 Dp, Dn, CLKp, CLKn...3 Test Parameter Summary...4...4 Eye Diagram...5 Show Eye...5 Eye Source...5 Bit Rate Find Bit Rate...6 HS (High Speed) Tests...7 HS Clock TO Data Timing...7 HS Data Timing...8 HS Clock Timing...9 HS Common Mode...10 HS Levels...10 HS Rise & Fall... 11 LP (Low Power) Tests...12 LP Levels...12 LP Rise & Fall...13 LP Timing...13 LP Slew Rate...14

MIPI D-PHY MIPI D-PHY QualiPHY QualiPHY Pass/Fail MIPI D-PHY CSI DSI MIPI D-PHY MIPI D-PHY MIPI D-PHY Analysis MIPI D-PHY MIPI D-PHY MIPI D-PHY Enable, Show Decode, Setup Acquisition Enable Enable MIPI D-PHY 1

Show Decode MIPI D-PHY D PHY-D)Enable Show Decode 2

Setup Acquisition Setup Acquisition MIPI D-PHY Mode and Input Selection (on page 6) LP(Low Power) HS(High Speed) SETUP ACQUISITION FOR LP LOW POWER MODE 200 mv/div, -600 mv offset ULPS Qualified-Pattern SETUP ACQUISITION FOR HS HIGH SPEED MODE 200 mv/div, -600 mv offset MIPI D-PHY Mode MIPI D-PHY Mode Setup Acquisition LP(Low Power) HS(High Speed) Test Parameter Switchboard Dp, Dn, CLKp, CLKn Dp (Data Positive), Dn (Data Negative), CLKp (Clock Positive), CLKn (Clock Negative) 3

Test Parameter Summary Test Parameter Summary HS LP MIPI D-PHY / / 4

Eye Diagram MIPI D-PHY Show Eye, Eye Source, Bit Rate, Find Bit Rate Mode Dp (Data Positive), Dn (Data Negative), CLKp (Clock Positive), and CLKn (Clock Negative)Eye Diagram MIPI D-PHY Show Eye Eye Source HS High Speed Mode Input Selection Eye Diagram HS (Dp (Data Positive), Dn (Data Negative), CLKp (Clock Positive), and CLKn (Clock Negative)) Eye Source Eye Diagram Ddiff (Differential Data) CLKdiff 5

(Differential Clock) Bit Rate Find Bit Rate Bit Rate 6

HS (High Speed) Tests DPHY1-12 On, Category, and MeasureHS Rise & Fall DATA/CLK-VOD1, DATA/CLK-VOD0, and Find Levels MIPI D-PHY Mode and Input Selection Area Mode HS(High Spee) Dphy1-12 Categories and Measurements LP(Low Power) LP(Low Power) Test HS Clock TO Data Timing HS Clock TO Data Timing Category FirstBit DUT HS Clock TCLK-PRE HS Clock LP HS Data Lane TCLK-POST Data Lane LP DUT Clock Lane HS TCLK-POST TSETUP Setup THOLD Hold 7

HS Data Timing HS Data Timing Category TLP-01 HS Data Lane LP-01 (TLPX) THS-PREPARE HS LP-00 (THS-PREPARE) THS-ZERO DUT Data Lane HS Sync HS-0 THS-PREPARE+ZERO THS-PREPARE DUT Data Lane HS Sync(THS-ZERO) HS-0 THS-SYNC HS Sync THS-TRAIL DUT Data Lane TX HS-TX (THS-TRAIL) TEOT DUT Data Lane THS-TRAIL TREOT (a.k.a. TEOT) TREOT DUT LP Data Lane 30%-85% Post-EoT Rise Time (TREOT) THS-EXIT Data Lane HS THS-EXIT LP-11(Stop) 8

HS Clock Timing HS Clock Timing Category TLP-01 HS Clock Lane LP-01 (TLPX) TCLK-PREPARE HS TCLK-ZERO LP-00 (TCLK-PREPARE) DUT Clock Lane TCLK-ZERO HS-9 DUT Clock Lane TCLK-PREPARE+ZERO HS-0 DUT Clock Lane TCLK-PREPARE TCLK-TRAIL DUT Clock Lane HS (TCLK-TRAIL) HS-0 TREOT DUT LP Clock Lane 30%-85% Post-EoT Rise Time (TREOT) TEOT DUT Clock Lane HS TCLK-TRAIL Clock Lane SP-11 (TEOT) THS-EXIT HS Clock Lane LP-11(Stop) Uiinst DUT HS Clock Instantaneous Unit Interval(UIINST) HS-Bitrate DUT HS Clock 9

HS Common Mode HS Common Mode Category VCMTX-DATA-1 DUT Data & Clock Lanes HS Static VCMTX-DATA-0 VCMTX-CLK-1 Common-Mode Voltages (VCMTX(1), and VCMTX(0)) VCMTX-CLK-0 dvcmtxlf-data dvcmtxlf-clk DUT Data & Clock Lanes HS 50 and 450MHz ( VCMTX(LF)) AC Common-Mode Signal Level Variations dvcmtxhf-data dvcmtxhf-clk DUT Data & Clock Lanes HS 450MHz ( VCMTX(HF)) AC Common-Mode Signal Level Variations HS Levels HS Levels Category VOD-DATA-1 VOD-DATA-0 VOD-CLK-1 VOD-CLK-0 VOHHS-Dp VOHHS-Dn VOHHS-CLKp VOHHS-CLKn DUT Data & Clock Lanes HS Differential Voltages (VOD(0) and VOD(1)) DUT Data & Clock Lanes HS Single-Ended Output High Voltages (VOHHS(DP) and VOHHS(DN)) 10

HS Rise & Fall HS Rise & Fall Category DATA/CLK-VOD1, DATA/CLK-VOD0, and Find Levels TR-DATA DUT Data & Clock Lanes HS 20%-80% Rise TR-CLK Time (tr) TF-DATA DUT Data & Clock Lanes HS 80%-20% Fall TF-CLK Time (tf) 11

LP (Low Power) Tests DPHY1-12 On, Category, and Measure LS Rise & Fall Dn-VOH, Dn-VOL, and Find Levels MIPI D-PHY Mode and Input Selection Area Mode LP(Low Power) Dphy1-12 Categories and Measurements HS (High Speed) HS (High Speed)Tests Category and Measure Combinations for LP Dphy1-12 Dialogs LP Levels LP Levels Category VOH-Dp DUT Data & Clock Lanes LP Thevenin VOH-Dn Output High Level Voltage (VOH) VOH-CLKp VOH-CLKn VOL-Dp DUT Data & Clock Lanes LP hevenin Output Low Level VOL-Dn Voltage (VOL) VOL-CLKp VOL-CLKn 12

LP Rise & Fall LP Rise & Fall Category Dn-VOH, Dn-VOL, and Find Levels TRLP-Dp DUT Data & Clock Lanes LP 15%-85% Rise TRLP-Dn Time (TRLP) TRLP-CLKp TRLP-CLKn TFLP-Dp DUT Data & Clock Lanes LP 15%-85% Fall TFLP-Dn Time (TFLP) TFLP-CLKp TFLP-CLKn LP Timing LP Timing Category TLP-PER-Data-500 DUT Data Lane LP XOR Clock TLP-PER-Data-930 (TLP-PER-TX) TLP-PULSE-Data-500 DUT Data Lane LP XOR Clock TLP-PULSE-Data-930 (TLP-PULSE-TX) FIRST-TLP-PULSE-Data-500 FIRST-TLP-PULSE-Data-930 LAST-TLP-PULSE-Data-500 LAST-TLP-PULSE-Data-930 13

LP Slew Rate LP Slew Rate Category SR-MAX-Dp DUT Data & Clock Lanes LP SR-MAX-Dn Slew Rate ( V/ tsr) SR-MAX-CLKp SR-MAX-CLKn SR-FALL-MIN-Dp SR-FALL-MIN-Dn SR-FALL-MIN-CLKp SR-FALL-MIN-CLKn SR-RISE-400-700-MIN-Dp SR-RISE-400-700-MIN-Dn SR-RISE-400-700-MIN-CLKp SR-RISE-400-700-MIN-CLKn SR-RISE-700-930-MIN-Dp SR-RISE-700-930-MIN-Dn SR-RISE-700-930-MIN-CLKp SR-RISE-700-930-MIN-CLKn 14