Test



Similar documents
N12866N2P-H.PDF

R1RW0408D シリーズ

R1RW0416DI シリーズ

R1LV0416Dシリーズ データシート

R1RP0416D シリーズ

R1LV1616H-I シリーズ

( ) PIN A0~A14 NAME TC59LM814CFT TC59LM806CFT BA0, BA1 0~7 ( 8) 0~15 ( 16) CS FN PD, ( 8) U/L ( 16) V DD V SS V D V SSQ V REF NC 1, NC VD VD 5 N

XAPP858 - High-Performance DDR2 SDRAM Interface In Virtex-5 Devices

R1RP0416DIシリーズデータシート

TN-46-13

RMWV3216A Series Datasheet

RMLV0816BGBG Datasheet

R1LV0816ASB データシート

R1EV5801MBシリーズ データシート

DS90LV011A 3V LVDS 1 回路入り高速差動出力ドライバ

HN58X2402SFPIAG/HN58X2404SFPIAG

Untitled

HN58V256Aシリーズ/HN58V257Aシリーズ データシート

HN58C256A シリーズ/HN58C257A シリーズ データシート

DS90LV V or 5V LVDS Driver/Receiver (jp)

Cyclone IIIデバイスのI/O機能

RMLV0416E Series Datasheet

mbed祭りMar2016_プルアップ.key

LMC6022 Low Power CMOS Dual Operational Amplifier (jp)

LTC ビット、200ksps シリアル・サンプリングADC

電源監視回路

16-Bit, Serial Input Multiplying Digital-to-Analog Converter (Rev. B

MSM56V16160F

LP3470 Tiny Power On Reset Circuit (jp)

DS90LV047A

R1LV3216R データシート

R1LP5256E Series Datashet

R1WV6416R データシート

untitled

A0~A13 BA0, BA1 0~35 CS FN PD, L, U L, U V DD V SS V D V SSQ V REF NC TMS, TDI, TCK, TDO (+2.5 V) ( ) (+1.5V / +1.8 V) ( ) ( ) ( ) /65

R1EX24256BSAS0I/R1EX24256BTAS0I データシート

LT 低コスト、シャットダウン機能付き デュアルおよびトリプル300MHz 電流帰還アンプ

LMC6082 Precision CMOS Dual Operational Amplifier (jp)

Unidirectional Measurement Current-Shunt Monitor with Dual Comparators (Rev. B

untitled

AD8212: 高電圧の電流シャント・モニタ

MAX9471/2 DS.J

LM150/LM350A/LM350 3A 可変型レギュレータ

DS90CP Gbps 4x4 LVDS Crosspoint Switch (jp)

LM837 Low Noise Quad Operational Amplifier (jp)

LM358

Plastic Package (Note 12) Note 1: ( ) Top View Order Number T or TF See NS Package Number TA11B for Staggered Lead Non-Isolated Package or TF11B for S

DAC121S101/DAC121S101Q 12-Bit Micro Power, RRO Digital-to-Analog Converter (jp)

HardCopy IIIデバイスの外部メモリ・インタフェース

XC9500 ISP CPLD JTAG Port 3 JTAG Controller In-System Programming Controller 8 36 Function Block Macrocells to 8 /GCK /GSR /GTS 3 2 or 4 Blocks FastCO

LM5021 AC-DC Current Mode PWM Controller (jp)

LMC7101/101Q Tiny Low Pwr Op Amp w/Rail-to-Rail Input and Output (jp)

MSM514400E/EL

ADM3070E/ADM3071E/ADM3072E/ADM3073E/ADM3074E/ADM3075E/ADM3076E/ADM3077E/ADM3078E: 3.3 V、±15 kV ESD 保護付き、半/全二重、RS-485 / RS-422 トランシーバ

R1LV1616Rシリーズ

Express5800/320Fa-L/320Fa-LR

LM193/LM293/LM393/LM 回路入り低動作電圧低オフセット電圧コンパレータ

MAX7219 DS Rev4.J

MAX6301 DS.J

LM35 高精度・摂氏直読温度センサIC

ADC121S Bit, ksps, Diff Input, Micro Pwr Sampling ADC (jp)

Stratix IIIデバイスの外部メモリ・インタフェース

MAX4886 DS.J

LMC555 CMOSタイマ

OPA134/2134/4134('98.03)

OPA277/2277/4277 (2000.1)

LMV851/LMV852/LMV854 8 MHz Low Power CMOS, EMI Hardened Operational Amplifi(jp)

NL-22/NL-32取扱説明書_操作編

LM117/LM317A/LM317 可変型3 端子レギュレータ

LTC 自己給電絶縁型コンパレータ

LM7171 高速、高出力電流、電圧帰還型オペアンプ

LM3886

LM Channel 42-Bit Color Scanner Analog Front End (jp)

ADC082S021 2 Channel, 50 ksps to 200 ksps, 8-Bit A/D Converter (jp)

MAX DS.J

LM6172 デュアル高速低消費電力、低歪み電圧帰還アンプ

LM317A

MAX4814E DS.J

ABSOLUTE MAXIMUM RATINGS Supply Voltage ( )...+6V All Other Pins V to ( + 0.3V) Duration of Output Short Circuit to _ or...continuous Continuous

TOS7200 CD-ROM DUT PC 1.0X p.15 NEMA Vac/10 A [85-AA-0003] m : CEE7/7 : 250Vac/10 A [85-AA-0005] : GB1002 : 250Vac/10A [ ] 2016

LM2940

EVI-D100/D100P

Keysight Technologies スイッチング電源の測定

General Purpose, Low Voltage, Rail-to-Rail Output Operational Amplifiers 324 V LM LMV321( )/LMV358( )/LMV324( ) General Purpose, Low Voltage, Rail-to-

MSM51V18165F

橡EN1165.PDF

HN58X2502/HN58X2504I

N Express5800/R320a-E4 N Express5800/R320a-M4 ユーザーズガイド

Express5800/R320a-E4, Express5800/R320b-M4ユーザーズガイド

LM Watt Stereo Class D Audio Pwr Amp w/Stereo Headphone Amplifier (jp)

4

RNA51xxシリーズ データシート

LTC 単一5VAppleTalk トランシーバ

MLA8取扱説明書

Express5800/320Fa-L/320Fa-LR/320Fa-M/320Fa-MR

????????????MUX ????????????????????


1

4

Express5800/R110a-1Hユーザーズガイド

Transcription:

1 39 41 199 Data Sheet Rev. 1.0 11.02.2003 200-pin DDR SDRAM Module SO-DIMM 1024MB DDR PC 2100 in COB 200-64- Small Outline Dual-In-Line. DRAM DDR- SDRAM : MICRON MT 46V 64M8 T17B V DD 2,5V ±0.2V, V DD Q 2,5V ±0.2V CAS latency, (CBR) : 8K / 64ms 2.5V I/O ( SSTL_2 ) EEPROM Gold- DDR SO-DIMM JEDEC PC2700 JEDEC- MO 224. ( www.jedec.org ) 31,75 20.0 2,15 6.0 R2.0 Ø1,8 1,8 11,4 R0,5 3,5 4,2 TOP 0,6 67,6 63,6 47,4 Figure 1: (mm) 0,25max. 2.55 0 C - + 70 C y 10% - 90% 10106 PSI ( 10000 ft.) -40 C - 70 C 5% - 95% 1682 PSI ( 5000 ft.) 50 C Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 1 1CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

200 8 DRAM Dual-in-Line (SO-DIMM) 128M X 64 COB ( ) 1GB 1.25 EEPROM SPD( ), Two pin I2C 128byte 128byte DDR. Column ( mm ) 128M x 64 16x 64Mx8 13 BA0, BA1 11 8k 67.60 x31.75x3.80 / Latency SDN12864P1B12MT-75 1024MB 2.1 GB/s 7.5ns/266MT/s 2533 SDN12864P1B12MT-60 1024MB 2.7 GB/s 6.0ns/333MT/s 2533 A0-9, A11 A12 A10/AP BA0, BA1 3 0-7 /RAS /CAS /WE 0 1 CK0 CK2 /CK0 /CK2 0-7 / ( ) Row Column / / Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 2 2CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

/S0, /S1 V DD V DDQ V DDID V DDSPD V REF Vss SCL SDA NC Power (2.5V± 0.2V) Power (2.5V±0.2V VDD, VDDQ SPD / PIN # PIN # PIN # PIN # 1 VREF 2 VREF 101 A9 102 A8 3 VSS 4 VSS 103 VSS 104 VSS 5 6 105 A7 106 A6 7 8 107 A5 108 A4 9 VDD 10 VDD 109 A3 110 A2 11 0 12 0 111 A1 112 A0 13 14 113 VDD 114 VDD 15 VSS 16 VSS 115 A10/AP 116 BA1 17 18 117 BA0 118 /RAS 19 DQ8 20 2 119 /WE 120 /CAS 21 VDD 22 VDD 121 /S0 122 /S1 23 DQ9 24 3 123 DU 124 DU 25 1 26 1 125 VSS 126 VSS 27 VSS 28 VSS 127 2 128 6 29 0 30 4 129 3 130 7 31 1 32 5 131 VDD 132 VDD 33 VDD 34 VDD 133 4 134 4 35 CK0 36 VDD 135 4 136 8 37 /CK0 38 VSS 137 VSS 138 VSS 39 VSS 40 VSS 139 5 140 9 41 6 42 0 141 0 142 4 43 7 44 1 143 VDD 144 VDD 45 VDD 46 VDD 145 1 146 5 47 2 48 2 147 5 148 5 49 8 50 2 149 VSS 150 VSS 51 VSS 52 VSS 151 2 152 6 Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 3 3CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

PIN # PIN # PIN # PIN # 53 9 54 3 153 3 154 7 55 4 56 8 155 VDD 156 VDD 57 VDD 58 VDD 157 VDD 158 /CK1 59 5 60 9 159 VSS 160 CK1 61 3 62 3 161 VSS 162 VSS 63 VSS 64 VSS 163 8 164 2 65 6 66 0 165 9 166 3 67 7 68 1 167 VDD 168 VDD 69 VDD 70 VDD 169 6 170 6 71 CB0 72 CB4 171 0 172 4 73 CB1 74 CB5 173 VSS 174 VSS 75 VSS 76 VSS 175 1 176 5 77 8 78 8 177 6 178 0 79 CB2 80 CB6 179 VDD 180 VDD 81 VDD 82 VDD 181 7 182 1 83 CB3 84 CB7 183 7 184 7 85 DU 86 DU/(RESET) 185 VSS 186 VSS 87 VSS 88 VSS 187 8 188 2 89 CK2 90 VSS 189 9 190 3 91 /CK2 92 VDD 191 VDD 192 VDD 93 VDD 94 VDD 193 SDA 194 SA0 95 1 96 0 195 SCL 196 SA1 97 DU(A13) 98 DU(BA2) 197 VDDSPD 198 SA2 99 A12 100 A11 199 VDDID 200 DU Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 4 4CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

S1 S0 1 0 0 0 1 2 0 1 2 3 U1 U5 9 8 U2 U6 7 6 2 4 3 6 6 2 7 3 8 4 9 5 5 4 U3 U7 1 0 U4 U8 3 9 2 8 4 1 2 3 4 5 1 0 U9 U13 5 3 8 9 0 1 7 6 U10 U14 Clock Input CK0- /CKO CK1- /CK1 CK2- /CK2 Clock Wiring SDRAMS 8 SDRAMs 8 SDRAMs NC DQ9 5 DQ8 4 SCL SCL 6 5 4 7 7 0 SDA WP A0 A1 A2 SDA 5 6 1 2 SA0 SA1 SA2 7 3 3 2 U11 U15 9 8 U12 U16 U1/U5(U3/U7) 1 7 0 6 R=120 Ohm +/- 5% U2/U6(U4/U8) CK0(1) /CK0(1) BA0-BA1 BA0-BA1:DDR SDRAM U1-U16 VDDSPD SPD DQ,, resistors: 22 Ohm U9/U13(U11/U15) A0-A13 A0-A13: DDR SDRAM U1-U16 VDD/VDDQ U1- U16 /RAS /RAS: DDR SDRAM U1-U16 VREF U1- U16 /CAS /CAS: DDR SDRAM U1-U16 VSS U1- U16 U10/U14(U12/U16) /WE /WE: DDR SDRAM U1-U16 VDDID Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 5 5CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

(0 C T A + 70 C ; V DD = +2.5V ± 0.2V, V DD Q = +2.5V ± 0.2V) MIN MAX Supply Voltage V DD 2.3 2.7 V I/O Supply Voltage V DD Q 2.3 2.7 V I/O Reference Voltage V REF 0.49 x V DD Q 0.51x V DD Q V I/O Termination Voltage (system) V TT V REF 0.04 V REF + 0.04 V Input High (Logic 1) Voltage V IH (DC) V REF + 0.15 V DD + 0.3 V Input Low (Logic 0) Voltage V IL (DC) -0.3 V REF 0.15 V INPUT LEAKAGE CURRENT Any input 0V V IN V DD, V REF pin 0V V IN 1.35V I I -16 16 µa (All other pins not under test = 0V) OUTPUT LEAKAGE CURRENT I OZ -40 40 µa (DQ S are disabled; 0V V OUT V DD Q) OUTPUT LEVELS: High Current (V OUT = V DD Q-0.373V,minimum V REF, minimum V TT ) Low Current (V OUT =0.373V, maximum V REF, maximum V TT ) I OH I OL -16.8 16.8 - - ma ma DC (0 C T A + 70 C ; V DD = +2.5V ± 0.2V, V DD Q = +2.5V ± 0.2V) PARAMETER/ CONDITION MIN MAX Input High (Logic 1) Voltage V IH (AC) V REF + 0.310 - V Input Low (Logic 0) Voltage V IL (AC) - V REF - 0.310 V I/O Reference Voltage V REF(AC) 0.49 x V DD Q 0.51x V DD Q V PARAMETER MIN MAX Input/Output Capacitance: DQ, C 10 4.0 5.0 pf Input Capacitance: Command and Address C 11 18.0 27.0 pf Input Capacitance: /S 0,1 C 11 18.0 27.0 pf Input Capacitance: CK, /CK C 12 10.0 14.0 pf Input Capacitance: C 13 18.0 27.0 pf Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 6 6CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

DC (0 C T A + 70 C ; V DD Q = +2.5V ± 0.2V, V DD = +2.5V ± 0.2V) Parameter max. 21-2533 27-2533 & Test Condition OPERATING CURRENT : One device I DDO TBD TBD ma bank; Active-Precharge; t RC = t RC (Min); t CK = t CK (Min); DQ, and inputs changing once per clock cycle; Address and control inputs changing once every two clock cycles OPERATING CURRENT : I DD1 TBD TBD ma One device bank; Active-Read- Precharge; Burst = 2; t RC = t RC (Min); t CK = t CK (Min);I OUT = 0mA; Address and control inputs changing once per clock cycle PRECHARGE POWER-DOWN I DD2P TBD TBD ma STANDBY CURRENT: All device banks idle; Power-down mode; t CK = t CK (Min); = (LOW) IDLE STANDBY CURRENT: CS# = I DD2F TBD TBD ma HIGH; All device banks idle; t CK = t CK (Min); = HIGH; Address and other control inputs changing once per clock cycle. V IN = V REF for DQ,, and ACTIVE POWER-DOWN STANDBY I DD3P TBD TBD ma CURRENT: One device bank active; Power-down mode; t CK = t CK (Min); = LOW ACTIVE STANDBY CURRENT: CS# = I DD3N TBD TBD ma HIGH; = HIGH; One device bank; Active-Precharge; t RC = t RAS (Max); t CK = t CK (Min); DQ, and inputs changing twice per clock cycle; Address and other control inputs changing once per clock cycle OPERATING CURRENT: I DD4R TBD TBD ma Burst = 2; Reads; Continous burst; One bank active; Address and control inputs changing once per clock cycle; t CK = t CK (Min); I OUT = 0mA Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 7 7CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

Parameter max.. 21-2533 27-2533 & Test Condition OPERATING CURRENT: Burst = 2; I DD4W Writes; Continuous burst; One device TBD TBD ma bank active; Address and control inputs changing once per clock cycle; t CK = t CK (Min); DQ,, and inputs changing twice per clock cycle AUTO REFRESH t RC = t RC (Min) I DD5 TBD TBD ma CURRENT t RC = 7.8125µs I DD6 TBD TBD ma SELF REFRESH CURRENT: I DD7 TBD TBD 0.2V ma OPERATING CURRENT: Four device I DD8 TBD TBD bank interleaving READs (BL =4) with ma auto precharge, t RC = t RC (Min); t CK = t CK (Min); Address and control inputs change only during Active READ, or WRITE commands Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 8 8CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

DDR SDRAM COMPONENT AC (0 C T A + 70 C ; V DD Q = +2.5V ± 0.2V, V DD = +2.5V ± 0.2V) AC CHARACTERISTICS 21-2533 27-2533 PARAMETER SYMBOL MIN MAX MIN MAX Unit Access window of DQ S CK/CK# t AC -0.75 +0.75-0.75 +0.75 ns CK high-level width t CH 0.45 0.55 0.45 0.55 t CK CK low-level width t CL 0.45 0.55 0.45 0.55 t CK Clock cycle time CL = 2.5 t ck (2.5) 7.5 13 6 13 ns CL = 2 t ck (2) 10 13 7.5 13 ns DQ and input hold time t DH 0.5 0.45 ns relative to DQ and input setup time t DS 0.5 0.45 ns relative to DQ and input pulse width t DIPW 1.75 1.75 ns ( for each input ) Access window of from t CK -0.75 +0.75-0.6 +0.6 ns CK/CK# input high pulse width t H 0.35 0.35 t CK input low pulse width t L 0.35 0.35 t CK DQ skew, to last DQ t Q 0.5 0.45 ns valid, per group, per access Write command to first t S 0.75 1.25 0.75 1.25 t CK latching transition falling edge to CK risingsetup t DSS 0.2 0.2 t CK time falling edge from CK risinghold t DSH 0.2 0.2 t CK time Half clock period t HP t CH, t CH, ns Data-out high-impedance t HZ +0.75 +0.7 ns window from CK/CK# Data-out low-impedance window t LZ -0.75-0.7 ns from CK/CK# Address and control input hold t IHF 0.90 0.75 ns time ( fast slew rate ) Address and control input setup t ISF 0.90 0.75 ns time ( fast slew rate ) Address and control input hold t IHS 1 0.8 ns time ( slow slew rate ) Address and control input setup t ISS 1 0.8 ns time ( slow slew rate ) LOAD MODE REGISTER t MRD 15 12 ns command cycle time DQ- hold, to first DQ to t QH t HP - t QHS t HP - t QHS ns go non-valid, per access Data hold skew factor t QHS 0.75 0.5 ns t CL t CL Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 9 9CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

AC CHARACTERISTICS 21-2533 27-2533 PARAMETER SYMBOL MIN MAX MIN MAX Unit ACTIVE to PRECHARGE t RAS 40 120,000 42 120,000 ns command ACTIVE to READ with Auto t RAP 20 18 ns precharge command ACTIVE to ACTIVE/AUTO t RC 65 60 ns REFRESH command period AUTO REFRESH command t RFC 75 72 ns period ACTIVE to READ or WRITE t RCD 20 18 ns delay PRECHARGE command period t RP 20 18 ns read preamble t RPRE 0.9 1.1 0.9 1.1 t CK read postamble t RPST 0.4 0.6 0.4 0.6 t CK ACTIVE bank a to ACTIVE bank t RRD 15 12 ns b command write preamble t WPRE 0.25 0.25 t CK write preamble setup time t WPRES 0 0 ns write postamble t WPST 0.4 0.6 0.4 0.6 t CK Write recovery time t WR 15 15 ns Internal WRITE to READ t WTR 1 1 t CK command delay Data valid output window na t QH - t Q t QH - t Q ns REFRESH to REFRESH t REFC 70.3 70.3 µs command interval Average periodic refresh interval t REFI 7.8 7.8 µs Terminating voltage delay to V DD t VTD 0 0 ns Exit SELF REFRESH to non- t XSNR 75 75 ns READ command Exit SELF REFRESH to READ command t XSRD 200 200 t CK Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 10 10CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

BYTE DESCRIPTION 21-2533 27-2533 0 NUMBER OF SPD BYTES USED BY Optosys Technologies 0x80 1 TOTAL NUMBER OF BYTES IN SPD DEVICE 0x08 2 FUNDAMENTAL MEMORY TYPE 0x07 3 NUMBER OF ROW ADDRESSES ON ASSEMBLY 0x0d 4 NUMBER OF COLUMN ADDRESSES ON ASSEMBLY 0x0b 5 NUMBER OF PHYSICAL BANKS ON DIMM 0x02 6 MODULE DATA WIDTH 0x40 7 MODULE DATA WIDTH (cotinued) 0x00 8 MODULE VOLTAGE INTERFACE LEVELS (V DD Q) 0x04 9 SDRAM CYCLE TIME, (t CK ) 0x75 0x60 (CAS LATENCY =2.5) 10 SDRAM ACCESS FROM CLOCK,(t AC ) 0x75 0x70 (CAS LATENCY =2.5) 11 MODULE CONFIGURATION TYPE 0x00 12 REFRESH RATE/ TYPE 0x82 13 SDRAM DEVICE WIDTH (PRIMARY SDRAM) 0x08 14 ERROR- CHECKING SDRAM DATA WIDTH 0x00 15 MINIMUM CLOCK DELAY, BACK- TO- BACK 0x01 RANDOM COLUMN ACCESS 16 BURST LENGTHS SUPPORTED 0x0e 17 NUMBER OF BANKS ON SDRAM DEVICE 0x04 18 CAS LATENCIES SUPPORTED 0x0c 19 CS LATENCY 0x01 20 WE LATENCY 0x02 21 SDRAM MODULE ATTRIBUTES 0x20 22 SDRAM DEVICE ATTRIBUTES: GENERAL 0xc0 23 SDRAM CYCLE TIME, (t CK )(CAS latency=2) 0xa0 0xa75 (CAS LATENCY=2) 24 SDRAM ACCESS FROM CK, (t AC )(CAS latency=2) 0x75 0x70 (CAS LATENCY=2) 25 SDRAM CYCLE TIME, (t CK ) 0x00 (CAS LATENCY=1.5) 26 SDRAM ACCESS FROM CK, (t AC ) 0x00 (CAS LATENCY=1.5) 27 MINIMUM ROW PRECHARGE TIME, (t RP ) 0x50 0x48 28 MINIMUM ROW ACTIVE TO ROW ACTIVE, (t RRD ) 0x3c 0x30 29 MINIMUM RAS# TO CAS# DELAY, (t RCD ) 0x50 0x48 30 MINIMUM RAS# PULSE WIDTH, (t RAS ) 0x2d 0x2a 31 MODULE BANK DENSITY 0x80 Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 11 11CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12

BYTE DESCRIPTION 21-2533 27-2533 32 ADDRESS AND COMMAND SETUP TIME, (t IS ) 0xa0 0xb80 33 ADDRESS AND COOMAND HOLD TIME, (t IH ) 0xa0 0xb80 34 DATA/DATA MASK INPUT SETUP TIME, (t DS ) 0x50 0x45 35 DATA/DATA MASK INPUT HOLD TIME, (t DH ) 0x50 0x45 36-40 RESERVED 0x00 0x00 41 MIN ACTIVE AUTO REFRESH TIME (t RC ) 0x46 0x3c 42 MINIMUM AUTO REFRESH TO ACTIVE/ 0x46 0x48 AUTO REFRESH COMMAND PERIOD, (t RFC) 43 SDRAM DEVICE MAX CYCLE TIME (t CKMAX ) 0x30 0x30 44 SDRAM DEVICE MAX -DQ SKEW TIME 0x3c 0x2d (t Q ) 45 SDRAM DEVICE MAX READ DATA HOLD SKEW 0xA0 0xA0 FACTOR (t QHS ) 46-61 RESERVED 0x00 62 SPD REVISION 0x00 63 CHECKSUM FOR BYTES 0-62 0xce 0x79 0x63 64 MANUFACTURER`S JEDEC ID CODE 0x7f 65 MANUFACTURER`S JEDEC ID CODE 0x7f 66 MANUFACTURER`S JEDEC ID CODE 0x2f 67 MANUFACTURER`S JEDEC ID CODE 0xff 68-71 MANUFACTURER`S JEDEC ID CODE 0xff (continued) 72 MANUFACTURING LOCATION 0x02 73-90 MODULE PART NUMBER (ASCII) 91 PCB IDENTIFICATION CODE 0x01 92 IDENTIFICATION CODE (continued) x 93 YEAR OF MANUFACTURE IN BCD x 94 WEEK OF MANUFACTURE IN BCD x 95-98 MODULE SERIAL NUMBER x x x x 99-127 MANUFACTURER-SPECIFIC DATA (RSVD) Industriestrasse 4-8 Fon: +41 (0) 585 587 618 www.swissbit.com Page 12 12CH-9552 Bronschhofen, Switzerland Fax: +41 (0) 585 587 605 email: sales@swissbit.com of 12